Title :
Modeling and design study of nanocrystal memory devices
Author :
Min She ; Ya-Chin King ; Tsu-Jae King ; Chenming Hu
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., California Univ., Berkeley, CA, USA
Abstract :
Semiconductor memory for the future demand high density/low cost and low power consumption cell design. Compared with DRAM, flash memory with floating gate structure consume less power and they can also achieve much high array density. However, the tunnel oxide must be less than 25 Å in order to achieve 100 ns write/erase time for a reasonable programming voltage (<10 V). Unfortunately, the retention time of a floating-gate device with 20 Å tunnel oxide is less than 1 ms. To achieve a better retention/programming time ratio, a semiconductor memory with nanocrystal embedded in the gate dielectric was proposed. Although a nanocrystal memory device has been experimentally investigated, no theory is available to guide its design or to predict its performance limits, especially the nanocrystal size scaling limit. In this paper, the write/erase and retention time of semiconductor nanocrystal memory devices at room temperature are modeled using single-charge tunneling theory with quantum confinement and Coulomb blockade effects. The impact of nanocrystal size and tunnel-oxide thickness are studied, and the suitability of nanocrystal memory devices for nonvolatile memory and DRAM applications is discussed.
Keywords :
Coulomb blockade; DRAM chips; flash memories; nanostructured materials; nanotechnology; random-access storage; semiconductor device models; semiconductor storage; tunnelling; Coulomb blockade effects; DRAM applications; device modeling; flash memory; flash-EEPROM memory device; gate dielectric; low power consumption cell design; nanocrystal size; nanocrystal size scaling limit; nonvolatile memory applications; quantum confinement; retention time; retention/programming time ratio; room temperature; semiconductor nanocrystal memory devices; single-charge tunneling theory; tunnel-oxide thickness; write/erase time; Costs; Dielectrics; Energy consumption; Flash memory; Nanocrystals; Nonvolatile memory; Random access memory; Semiconductor memory; Temperature; Voltage;
Conference_Titel :
Device Research Conference, 2001
Conference_Location :
Notre Dame, IN, USA
Print_ISBN :
0-7803-7014-7
DOI :
10.1109/DRC.2001.937905