Title :
Degradation of polysilicon TFTs during dynamic stress
Author :
Lewis, A.G. ; Wu, I.-W. ; Hack, M. ; Chiang, A. ; Bruce, R.H.
Author_Institution :
Xerox Palo Alto Res. Centre, CA, USA
Abstract :
The authors examine the degradation of polysilicon thin film transistors (TFTs) during dynamic voltage stress, using conditions which simulate those experienced by TFTs in digital circuits. It is shown that the manner in which n-channel polysilicon TFTs degrade under typical circuit switching conditions differs from that observed during DC stress. In particular, after dynamic stress, current pinching and asymmetric characteristics are observed, neither of which are observed after DC stress. P-channel TFTs, on the other hand, degrade in a similar manner during both static and dynamic stress. Both n- and p-channel TFT degradation rates are typically much slower under dynamic conditions than under DC stress for a given stress voltage, partly due to the intermittent nature of the stress and partly due to the fact that the worst-case DC conditions do not normally arise in circuit operation. The degradation of n-channel TFTs can be reduced by minimizing transition times, introducing an additional consideration for circuit design.<>
Keywords :
CMOS integrated circuits; insulated gate field effect transistors; thin film transistors; CMOS; DC stress; TFT; asymmetric characteristics; circuit design; circuit switching conditions; current pinching; degradation rates; dynamic stress; dynamic voltage stress; n-channel TFTs; p-channel TFTs; polycrystalline Si; thin film transistors; transition times; Active matrix liquid crystal displays; Circuit simulation; Degradation; Inverters; MOSFETs; Plasma temperature; Stress; Substrates; Thin film transistors; Voltage;
Conference_Titel :
Electron Devices Meeting, 1991. IEDM '91. Technical Digest., International
Conference_Location :
Washington, DC, USA
Print_ISBN :
0-7803-0243-5
DOI :
10.1109/IEDM.1991.235404