DocumentCode :
3308740
Title :
A DFT for semi-DC fault diagnosis for switched-capacitor circuits
Author :
Kuo, Sheng-Jer ; Lee, Chung Len ; Chang, Soon-Jyg ; Chen, Jwu E.
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fYear :
1999
fDate :
25-28 May 1999
Firstpage :
58
Lastpage :
63
Abstract :
In this paper, a design-for testability (DFT) technique is presented to diagnose switched-capacitor (SC) circuits. In order to avoid the effect that pure DC signals cannot pass through unswitched capacitors, we use a semi-DC signal to diagnose SC circuits. Furthermore, we propose a controllable op amp that can be controlled to normal mode or test mode. In normal mode, it passes the signal normally; in test mode, it provides a semi-DC test signal (VDD or VSS) and blocks the signals from the stage before controlled stage. In our diagnosis method, we consider faults both in capacitors and in op amps. Experiments have been carried out to verify the practicality of this technique.
Keywords :
design for testability; fault diagnosis; operational amplifiers; switched capacitor networks; capacitance ratio faults; controllable op amp; design-for testability technique; low pass filter; normal mode; semi-DC fault diagnosis; switched-capacitor circuits; test mode; Fault diagnosis; Switched capacitor circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
European Test Workshop 1999. Proceedings
Conference_Location :
Constance, Germany
Print_ISBN :
0-7695-0390-X
Type :
conf
DOI :
10.1109/ETW.1999.804228
Filename :
804228
Link To Document :
بازگشت