DocumentCode :
3309816
Title :
A scalable BIST architecture for delay faults
Author :
Keim, Martin ; Polian, Ilia ; Hengster, Harry ; Becker, Bernd
Author_Institution :
Inst. of Comput. Sci., Albert-Ludwigs-Univ., Freiburg, Germany
fYear :
1999
fDate :
25-28 May 1999
Firstpage :
98
Lastpage :
103
Abstract :
We present a scalable BIST (Built-In Self Test) architecture that provides a tunable trade-off between on-chip area demand and test execution time for delay fault testing. So, the architecture can meet test execution time requirements, area requirements, or any target in between. Experiments show the scalability of our approach, e.g., that considerably shorter test execution time can be achieved by storing only a few additional input vectors of the BIST architecture. The gain of test execution time possible with the proposed method ranges from a factor of 2 up to a factor of more than 800000.
Keywords :
automatic test equipment; automatic testing; built-in self test; computer architecture; delays; integrated circuit testing; logic testing; Built-In Self Test; delay fault testing; delay faults; input vectors; on-chip area demand; scalable BIST architecture; test execution time; tunable trade-off; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Computer architecture; Computer science; Delay effects; Hip; Scalability; Tunable circuits and devices;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
European Test Workshop 1999. Proceedings
Conference_Location :
Constance, Germany
Print_ISBN :
0-7695-0390-X
Type :
conf
DOI :
10.1109/ETW.1999.804299
Filename :
804299
Link To Document :
بازگشت