DocumentCode :
3310751
Title :
Optimization of memory utilization for partially parallel QC-LDPC decoder
Author :
Wu, Tsung-Che ; Hu, Yao-Wen ; Lee, Chang-Ming
Author_Institution :
Dept. of Commun. Eng., Nat. Chung Cheng Univ., Chiayi, Taiwan
fYear :
2010
fDate :
17-20 Oct. 2010
Firstpage :
496
Lastpage :
500
Abstract :
Quasi-cyclic (QC) low-density parity-check (LDPC) codes have advantages over other types of LDPC codes due to their cyclic shifting property. In this paper, a partially parallel QC-LDPC decoder with efficient memory design is proposed. To improve the memory utilization, the structures of efficient chunk and predictor are realized. The efficient chunk can store parts of check-to-variable messages. This design can effectively reduce the memory requirement. Furthermore, the predictor verifies variable-to-check messages and updates efficient chunks instantly. With less check-to-variable messages and variable-to-check messages stored in the memory, this decoding architecture only deposits few messages in several efficient chunks, such that the cost of memory is less. Eventually, the proposed approach dramatically reduces memory requirement about 65% compared to the traditional method while maintaining the same low-cost.
Keywords :
cyclic codes; decoding; parity check codes; QC-LDPC decoder; cyclic shifting property; low density parity check codes; memory utilization; partially parallel; variable-to-check messages; Complexity theory; Decoding; Equations; Indexes; Iterative decoding; Memory management;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information Theory and its Applications (ISITA), 2010 International Symposium on
Conference_Location :
Taichung
Print_ISBN :
978-1-4244-6016-8
Electronic_ISBN :
978-1-4244-6017-5
Type :
conf
DOI :
10.1109/ISITA.2010.5650137
Filename :
5650137
Link To Document :
بازگشت