DocumentCode :
3311495
Title :
Parallel-and-vector implementation of the event-driven logic simulation algorithm on the Cray Y-MP supercomputer
Author :
Bataineh, Abdulla ; Özgüner, Füsun
Author_Institution :
Cray Research Inc., Eagan, MN, USA
fYear :
1992
fDate :
16-20 Nov 1992
Firstpage :
444
Lastpage :
452
Abstract :
The authors propose logic simulation techniques using parallel and vector machines to reduce the simulation time of large digital circuits. Three algorithms for logic simulation have been developed and implemented on the Cray Y-MP supercomputer, a general-purpose shared-memory parallel machine with vector processors. The first is a vector version of the event-driven algorithm that achieves a speedup of 13.6 on a single Cray Y-MP processor. The second is a parallel version of the event-driven algorithm that achieves a speedup of 6.3 with eight processors. The third is a complete parallel and vector version of the event-driven algorithm that achieves a speedup of 52 on the Cray Y-MP with eight processors. The proposed techniques are very general so that they can be implemented on other computers without major modifications. Comparisons between the three algorithms and commercial logic simulators are included
Keywords :
circuit analysis computing; discrete event simulation; logic CAD; Cray Y-MP supercomputer; event-driven logic simulation algorithm; general-purpose shared-memory parallel machine; large digital circuits; parallel/vector implementation; vector processors; Circuit simulation; Clocks; Computational modeling; Concurrent computing; Digital circuits; Discrete event simulation; Hardware; Logic circuits; Logic design; Supercomputers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Supercomputing '92., Proceedings
Conference_Location :
Minneapolis, MN
Print_ISBN :
0-8186-2630-5
Type :
conf
DOI :
10.1109/SUPERC.1992.236659
Filename :
236659
Link To Document :
بازگشت