Title :
Design of an automatic testing for FPGAs
Author :
Doumar, Abderrahim ; Ohmameuda, Toshiaki ; Ito, Hideo
Author_Institution :
Graduate Sch. of Sci. & Technol., Chiba Univ., Japan
Abstract :
This paper presents a new design for testing SRAM-based field programmable gate arrays (FPGAs). The original SRAM part is modified a bit so that the FPGA gets the ability to automatically shift the data on-chip and then the test becomes faster. This method does not need a large outside memory (off-chip memory) for saving the test data. It is proved that this method detects multiple faults and covers 100%; of modeled faults. The simulation results of Xilinix XC4000 family, using CAD tools, shows that the routing and the placement of this method are easily achieved.
Keywords :
SRAM chips; automatic test pattern generation; built-in self test; fault simulation; field programmable gate arrays; integrated circuit testing; logic testing; ATPG; CAD tools; SRAM-based FPGA; Xilinix XC4000 family; automatic testing; homogeneous structure; modeled faults; multiple faults; placement; routing; simulation; Automatic testing; Field programmable gate arrays; Joining processes; Table lookup;
Conference_Titel :
European Test Workshop 1999. Proceedings
Conference_Location :
Constance, Germany
Print_ISBN :
0-7695-0390-X
DOI :
10.1109/ETW.1999.804522