DocumentCode :
3313814
Title :
Power consumption reduction in CPU datapath using a novel clocking scheme
Author :
Megalingam, Rajesh Kannan ; Hassan, T.S. ; Vivek, P. ; Mohan, Ashwin ; Rao, M.T.
Author_Institution :
Amrita Vishwa Vidyapeetham, Kollam, India
fYear :
2009
fDate :
8-11 Aug. 2009
Firstpage :
529
Lastpage :
533
Abstract :
Power consumption and performance are the crucial factors that determine the reliability of a CPU. In this paper, we discuss about some techniques that can be used for Instruction Level Parallelism which enhances the performance of the CPU by reducing the CPI there by reducing power consumption. We have also discussed about the power saving scheme using proper clocking strategies. We have mainly focused on implementing the simplified RISC pipeline datapath in HDL using two different clocking schemes to reduce the power consumption. We have adopted a new method which uses dual edge triggered clock that can decrease the power consumption of a pipelined datapath considerably, without sacrificing the throughput of the CPU. Finally, we have given the experimental result for our implementation of simplified RISC datapath.
Keywords :
clocks; microprocessor chips; pipeline processing; reduced instruction set computing; CPU datapath; HDL; RISC pipeline datapath; clocking scheme; dual edge triggered clock; instruction level parallelism; power consumption reduction; Central Processing Unit; Circuits; Clocks; Energy consumption; Frequency; Leakage current; Microprocessors; Pipeline processing; Power dissipation; Reduced instruction set computing; BHT; BTB; ILP; LDPR; RISC pipeline datapath; dual edge triggered clock; power;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Science and Information Technology, 2009. ICCSIT 2009. 2nd IEEE International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-4519-6
Electronic_ISBN :
978-1-4244-4520-2
Type :
conf
DOI :
10.1109/ICCSIT.2009.5234658
Filename :
5234658
Link To Document :
بازگشت