DocumentCode :
3313971
Title :
FPGA Implementaton of Strongly Parallel Histogram Equalization
Author :
Jamro, Ernest ; Wielgosz, Maciej ; Wiatr, Kazimierz
Author_Institution :
AGH Univ. of Sci. & Technol., Krakow
fYear :
2007
fDate :
11-13 April 2007
Firstpage :
1
Lastpage :
6
Abstract :
Highly parallel architecture for local histogram equalisation is studied. Three different kinds of approaches to the parallel architecture are regarded in this paper. (1) Module-level -which focuses on processing as many data as possible within a single module. (2) 1D -Several modules conducting simultaneously histogram equalization on partially overlapping (either horizontally or vertically) frames. (3) 2D -utilizes the same approach as 1D but in two dimensions. Beside above-mentioned solutions, differential processing of overlapping frames was also considered. At the end of this paper the optimal proportion of the above mention solutions are studied and implementation results given.
Keywords :
field programmable gate arrays; parallel architectures; FPGA implementaton; differential processing; highly parallel architecture; strongly parallel histogram equalization; Acceleration; Clocks; Face detection; Field programmable gate arrays; Hardware; Histograms; Neural networks; Parallel architectures; Pixel; Sections;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Diagnostics of Electronic Circuits and Systems, 2007. DDECS '07. IEEE
Conference_Location :
Krakow
Print_ISBN :
1-4244-1162-9
Electronic_ISBN :
1-4244-1162-9
Type :
conf
DOI :
10.1109/DDECS.2007.4295260
Filename :
4295260
Link To Document :
بازگشت