DocumentCode :
3315813
Title :
A 1.25mW 0.8–28.2GHz charge pump PLL with 0.82ps RMS jitter in all-digital 40nm CMOS
Author :
Schober, Susan ; Choma, John
Author_Institution :
Ming Hsieh Department of Electrical Engineering - Electrophysics, University of Southern California, Los Angeles, California, U.S.A.
fYear :
2015
fDate :
24-27 May 2015
Firstpage :
549
Lastpage :
552
Abstract :
This paper presents a wide-operating range analog phase locked loop (PLL) constructed from all-digital integrated circuit (IC) process components. Specifically, this work introduces 2 cutting-edge, scalable analog circuit designs for a charge pump (CP) and a voltage controlled oscillator (VCO). The ultra-low power and highly accurate CP circuit uses 6 minimum-sized transistors, a small metal interconnect capacitor, and, unlike the state-of-the-art, no current mirrors. The ring VCO has a reconfigurable, expandable structure and is capacitively tunable allowing for an exceptionally large frequency operating range of 0.8 to 28.2GHz making it suitable for variety of wireless and wireline applications. The PLL has been fabricated in a TSMC 40nm all-digital CMOS process and physically tested with a 0.5–1.2V supply. The fabricated PLL has an area of 0.0048mm2, consumes a maximum of 1.25mW, and has a 0.82 ±0.0275ps RMS jitter over the entire operating range.
Keywords :
CMOS integrated circuits; Capacitors; Charge pumps; Phase frequency detector; Phase locked loops; Transistors; Voltage-controlled oscillators; Analog IC Design; Charge Pump; Frequency Synthesis; Low Power; PLL; Ring VCO; Scalable; Switched Capacitor;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2015 IEEE International Symposium on
Conference_Location :
Lisbon, Portugal
Type :
conf
DOI :
10.1109/ISCAS.2015.7168692
Filename :
7168692
Link To Document :
بازگشت