DocumentCode :
3316146
Title :
A scan design method based on two complementary connection styles to minimize test power
Author :
Ayiao Cui ; Tingting Yu ; Mengyang Li ; Gang Qu
Author_Institution :
Sch. of Electron. & Inf. Eng., Harbin Inst. of Technol., Shenzhen, China
fYear :
2015
fDate :
24-27 May 2015
Firstpage :
625
Lastpage :
628
Abstract :
Scan design is a good design-for-testability (DfT) discipline but always incurs high power dissipation during test application. Scan cell ordering is a simple yet effective scan path organization method to reduce the test power. In this paper, we propose a new scan chain ordering method based on two complementary scan cell connection styles. To minimize the transitions during the shifting of test data, we evaluate the connection cost between two scan cells based on the exact number of transitions caused by them during test instead of the Hamming distance between their test data. The test power can be minimized as it is proportional to the number of overall transitions. We applied our method on several benchmark circuits. The experimental results show that the scan designs by our method can always achieve the lower test power than those by other existing scan cell ordering methods.
Keywords :
design for testability; integrated circuit design; integrated circuit testing; DfT; Hamming distance; benchmark circuits; complementary scan cell connection styles; design-for-testability; power dissipation; scan chain ordering method; scan design method; scan path organization; test power minimization; Decision support systems; Design methodology; Hafnium; Integrated circuit reliability; Integrated circuits; Testing; Complementary Connection Styles; Scan chain ordering; Test Power; Transitions;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2015 IEEE International Symposium on
Conference_Location :
Lisbon
Type :
conf
DOI :
10.1109/ISCAS.2015.7168711
Filename :
7168711
Link To Document :
بازگشت