DocumentCode :
3317780
Title :
Design considerations for pipelined continuous-time incremental Sigma-Delta ADCs
Author :
Tao, Sha ; Chi, Jiazuo ; Rusu, Ana
Author_Institution :
School of ICT, KTH Royal Institute of Technology, SE-164 40 Kista, Stockholm, Sweden
fYear :
2015
fDate :
24-27 May 2015
Firstpage :
1014
Lastpage :
1017
Abstract :
This paper addresses design considerations for power-efficient pipelined continuous-time (CT) incremental Sigma-Delta (IΣΔ) ADC architectures. By pipelining identical CT IΣΔ ADC stages, the proposed architecture provides the design freedom coming from both the pipeline ADC and the IΣΔ ADC. In searching for a low-power solution given a target resolution, different configurations are examined analytically and simulated using behavioral models. For further power reduction, power-efficient circuits are proposed to implement the active blocks in each configuration. Based on the architecture-level analysis, a configuration that leads to minimum power-area consumption is chosen and implemented as a test-case using the proposed circuit blocks. Post-layout simulations show that the test-case ADC, with 3.2-kHz bandwidth, achieves a peak SNDR of 82.5-dB while dissipating a total power of 18.27-μW.
Keywords :
Bandwidth; Gain; Integrated circuit modeling; Modulation; Pipeline processing; Power demand; Signal resolution;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2015 IEEE International Symposium on
Conference_Location :
Lisbon, Portugal
Type :
conf
DOI :
10.1109/ISCAS.2015.7168808
Filename :
7168808
Link To Document :
بازگشت