Title :
An Efficient Hardware Implementation of the Tate Pairing in Characteristic Three
Author :
Komurcu, Giray ; Savas, Erkay
Author_Institution :
Electr. & Electron. Eng. Dept, Bogazici Univ., Istanbul
Abstract :
DL systems with bilinear structure recently became an important base for cryptographic protocols such as identity-based encryption (IBE). Since the main computational task is the evaluation of the bilinear pairings over elliptic curves, known to be prohibitively expensive, efficient implementations are required to render them applicable in real life scenarios. We present an efficient accelerator for computing the Tate Pairing in characteristic 3, using the Modified- Duursma-Lee algorithm. Our accelerator shows that it is possible to improve the area-time product by 12 times on FPGA, compared to estimated values from one of the best known hardware architecture [6] implemented on the same type of FPGA. Also the computation time is improved upto 16 times compared to software applications reported in [17]. In addition, we present the result of an ASIC implementation of the algorithm, which is the first hitherto.
Keywords :
cryptographic protocols; field programmable gate arrays; FPGA; bilinear pairings; characteristic three; cryptographic protocols; identity-based encryption; tate pairing; Application software; Application specific integrated circuits; Computer architecture; Elliptic curve cryptography; Elliptic curves; Field programmable gate arrays; Hardware; Identity-based encryption; Polynomials; Public key cryptography; Bilinear pairings; Characteristic Three; FPGA Implementation; Tate Pairing; hardware accelerator;
Conference_Titel :
Systems, 2008. ICONS 08. Third International Conference on
Conference_Location :
Cancun
Print_ISBN :
978-0-7695-3105-2
Electronic_ISBN :
978-0-7695-3105-2
DOI :
10.1109/ICONS.2008.27