Title :
A high throughput turbo decoder VLSI architecture for 3GPP LTE standard
Author :
Ahmed, Ashfaq ; Awais, Muhammad ; Rehman, Ata Ur ; Maurizio, Martina ; Masera, Guido
Author_Institution :
Dept. of Electron., Politec. di Torino, Torino, Italy
Abstract :
This paper presents a highly parallel turbo decoding architecture for 3GPP LTE standard. High throughput is achieved by increasing the decoder parallelism and reducing window sizes. A batcher-sorting-based permutation network is presented which is able to support multi-standard applications. The proposed solution supports all codes specified by 3GPP LTE standard. High coding efficiency is achieved at low computational cost by exploiting an effective scheme for the initialization of forward and backward state metrics. The decoder achieves a maximum throughput of 285 Mbps at 200 MHz, occupying an area of 210 mm2 on 90-nm Standard Cell ASIC technology.
Keywords :
3G mobile communication; Long Term Evolution; VLSI; decoding; network coding; turbo codes; 3GPP LTE standard; backward state metrics; batcher-sorting-based permutation network; bit rate 285 Mbit/s; computational cost; frequency 200 MHz; high parallel turbo decoding architecture; high throughput turbo decoder VLSI architecture; size 90 nm; standard cell ASIC technology; Standards; 3GPP LTE; VLSI architecture; iterative decoding; parallel turbo decoder;
Conference_Titel :
Multitopic Conference (INMIC), 2011 IEEE 14th International
Conference_Location :
Karachi
Print_ISBN :
978-1-4577-0654-7
DOI :
10.1109/INMIC.2011.6151500