DocumentCode :
3321249
Title :
Design of Reversible Latches Optimized for Quantum Cost, Delay and Garbage Outputs
Author :
Thapliyal, Himanshu ; Ranganathan, Nagarajan
Author_Institution :
Dept. of Comput. Sci. & Eng., Univ. of South Florida, Tampa, FL, USA
fYear :
2010
fDate :
3-7 Jan. 2010
Firstpage :
235
Lastpage :
240
Abstract :
Reversible logic has extensive applications in emerging nanotechnologies, such as quantum computing, optical computing, ultra low power VLSI and quantum dot cellular automata. In the existing literature, designs of reversible sequential circuits are presented that are optimized for the number of reversible gates and the garbage outputs. The optimization of the number of reversible gates is not sufficient since each reversible gate is of different computational complexity, and thus will have a different quantum cost and delay. While the computational complexity of a reversible gate can be measured by its quantum cost, the delay of a reversible gate is another parameter that can be optimized during the design of a reversible sequential circuit. In this work, we present novel designs of reversible latches that are optimized in terms of quantum cost, delay and the garbage outputs. The optimized designs of reversible latches presented in this work are the D Latch, JK latch, T latch and SR latch.
Keywords :
cellular automata; computational complexity; flip-flops; logic design; quantum dots; sequential circuits; D Latch; JK latch; SR latch; T latch; computational complexity; delay; garbage outputs; nanotechnologies; optical computing; quantum computing; quantum cost; quantum dot cellular automata; reversible gates; reversible latches; reversible logic; reversible sequential circuits; ultra low power VLSI; Computational complexity; Cost function; Delay; Design optimization; Latches; Logic; Optical computing; Quantum computing; Quantum dots; Sequential circuits; Delay; Quantum Cost; Reversible Logic; Sequential Circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2010. VLSID '10. 23rd International Conference on
Conference_Location :
Bangalore
ISSN :
1063-9667
Print_ISBN :
978-1-4244-5541-6
Type :
conf
DOI :
10.1109/VLSI.Design.2010.74
Filename :
5401321
Link To Document :
بازگشت