Title :
High Speed Clock and Data Recovery Circuit with Novel Jitter Reduction Technique
Author :
Desai, Kunal ; Nagulapalli, Rajasekhar ; Krishna, Vijay ; Palwai, Rajkumar ; Venkatesan, Pravin Kumar ; Khawshe, Vijay
Author_Institution :
Rambus Inc. (India Design Center), India
Abstract :
A semi-digital clock and data recovery (CDR) circuit implemented in 45 nm SOI process is discussed. The CDR uses two analog phase interpolators to generate in-phase and quadrature-phase clocks to sample incoming data. Due to onchip process variations, the phase interpolators exhibit a nonlinear behavior. More so, this behavior is not similar in the two phase interpolators, i.e. there is a mismatch between them. This mismatch gives rise to quadrature error between the two clocks. The impact of this quadrature error on CDR jitter is highlighted for a data rate of 5.0 Gbps (PCIe Gen2 protocol). We propose a novel mechanism to mitigate the effect of this mismatch between the phase interpolators by tracking out the quadrature error. The scheme improves CDR jitter by 29%.
Keywords :
clock and data recovery circuits; interpolation; protocols; silicon-on-insulator; timing jitter; PCIe Gen2 protocol; SOI process; analog phase interpolators; bit rate 5.0 Gbit/s; high speed clock and data recovery circuit; jitter reduction; quadrature error; quadrature phase clocks; size 45 nm; Charge pumps; Circuit noise; Clocks; Interpolation; Jitter; Phase locked loops; Protocols; Quantum cascade lasers; Very large scale integration; Voltage-controlled oscillators; CDR jitter; Clock and data recovery (CDR); Phase;
Conference_Titel :
VLSI Design, 2010. VLSID '10. 23rd International Conference on
Conference_Location :
Bangalore
Print_ISBN :
978-1-4244-5541-6
DOI :
10.1109/VLSI.Design.2010.104