DocumentCode :
3323907
Title :
A 8.1/5.4/2.7/1.62 Gb/s receiver for DisplayPort Version 1.3 with automatic bit-rate tracking scheme
Author :
Ai Chien ; Shuo-Hong Hung ; Kuan-I Wu ; Chang-Yi Liu ; Min-Han Hsieh ; Chen, Charlie Chung-Ping
Author_Institution :
Grad. Inst. of Electron. Eng., Nat. Taiwan Univ., Taipei, Taiwan
fYear :
2015
fDate :
24-27 May 2015
Firstpage :
2393
Lastpage :
2396
Abstract :
In this paper, a wide range and low power multi-rate receiver for DisplayPort Version 1.3 is proposed. In order to extend the bandwidth, a high speed AC coupled interconnect receiver comprising output compensated negative impedance and positive feedback techniques is introduced. Furthermore, the automatic bit-rate tracking scheme is used for clock and data recovery (CDR) to achieve wide data rate range. Besides, this wide range CDR is realized by omitting the power-hungry divider. Thus, the required area and the corresponding power consumption can be substantially reduced. Designed and fabricated in 90nm CMOS technology, this test chip occupies 0.23 mm2 and consumes 90 mW. The measured root-mean-square jitter is 5.52/3.15/2.96/3.6 psrms with the data rates of 8.1/5.4/2.7/1.62 Gb/s, respectively. The bit error rate (BER) for all data rate is less than 10-12 for 27-1 pseudo random binary sequences (PRBS).
Keywords :
CMOS integrated circuits; binary sequences; clock and data recovery circuits; compensation; display instrumentation; error statistics; feedback; integrated circuit design; integrated circuit testing; jitter; random sequences; receivers; BER; CDR; CMOS technology; DisplayPort Version 1.3; PRBS; automatic bit-rate tracking scheme; bit error rate; bit rate 1.62 Gbit/s; bit rate 2.7 Gbit/s; bit rate 5.4 Gbit/s; bit rate 8.1 Gbit/s; clock and data recovery; high speed AC coupled interconnect receiver; low power multirate receiver; output compensated negative impedance; positive feedback technique; power 90 mW; power-hungry divider; pseudorandom binary sequence; root-mean-square jitter measurement; size 90 nm; Bandwidth; CMOS integrated circuits; Clocks; Jitter; Optical signal processing; Receivers; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2015 IEEE International Symposium on
Conference_Location :
Lisbon
Type :
conf
DOI :
10.1109/ISCAS.2015.7169166
Filename :
7169166
Link To Document :
بازگشت