DocumentCode :
3325865
Title :
Multi-channel implementation of G .729 A/B on FPGA
Author :
Jamal, Habibullah ; Malik, Ali Adnan
Author_Institution :
Univ. of Eng. & Technol., Taxila
fYear :
2007
fDate :
29-31 Dec. 2007
Firstpage :
31
Lastpage :
34
Abstract :
Traditionally, G.729 Annexure A and B and other speech codecs are implemented on programmable digital signal processors (DSPs). This paper presents the implementation of G.729 A/B on field programmable gate arrays (FPGAs). This implementation has improved performance in terms of computational delay and memory as compared to its implementation on DSPs. The advantage of reduction in the computational delay can allow additional channels in 10 ms time frame of G.729. The Architecture for G.729 A/B is highly optimized. It is used on Time-shared basis such that same hardware is used for encoding and decoding of speech signal frames. It is implemented on Xilinx´s Vertex-II Pro FPGA.
Keywords :
field programmable gate arrays; speech coding; G.729 Annexure A-B; Xilinx Vertex-II Pro FPGA; computational delay; field programmable gate array; multichannel implementation; speech signal decoding; speech signal encoding; Added delay; Codecs; Decoding; Delay effects; Digital signal processing; Digital signal processors; Field programmable gate arrays; Filters; Land mobile radio; Speech analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics, 2007. ICM 2007. Internatonal Conference on
Conference_Location :
Cairo
Print_ISBN :
978-1-4244-1846-6
Electronic_ISBN :
978-1-4244-1847-3
Type :
conf
DOI :
10.1109/ICM.2007.4497655
Filename :
4497655
Link To Document :
بازگشت