DocumentCode :
3326629
Title :
MPSoC power estimation framework at transaction level modeling
Author :
Ben Atitallah, Rabie ; Niar, Smail ; Dekeyser, Jean-Luc
Author_Institution :
DaRT Project, INRIA-FUTURS, Orsay
fYear :
2007
fDate :
29-31 Dec. 2007
Firstpage :
245
Lastpage :
248
Abstract :
Early power estimation is increasingly important in multiprocessor system-on-chip (MPSoC) architectures for a reliable design space exploration (DSE). In this paper, we present an MPSoC power modeling framework at the timed programmer view (PVT) level that offers a good performance/power tradeoff to be found early in the design flow. Using a hybrid power modeling methodology, we developed several power models derived from both physical measurements and analytical expressions. Plugging these power models into the PVT architectural simulator makes it easy to estimate the application´s performance and power consumption with high simulation speedup. The effectiveness of our method is illustrated through a DSE for a parallelized version of H.263 encoder application.
Keywords :
multiprocessing systems; power aware computing; system-on-chip; MPSoC architectures; MPSoC power estimation; MPSoC power modeling; PVT architectural simulator; design space exploration; hybrid power modeling; multiprocessor system-on-chip architectures; power consumption; power models; timed programmer view; transaction level modeling; Clocks; Energy consumption; Hardware; Multiprocessing systems; Power generation; Power measurement; Power system modeling; Power system reliability; Programming profession; Space exploration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics, 2007. ICM 2007. Internatonal Conference on
Conference_Location :
Cairo
Print_ISBN :
978-1-4244-1846-6
Electronic_ISBN :
978-1-4244-1847-3
Type :
conf
DOI :
10.1109/ICM.2007.4497703
Filename :
4497703
Link To Document :
بازگشت