DocumentCode :
3326735
Title :
Pipelined implementations of polar encoder and feed-back part for SC polar decoder
Author :
Chuan Zhang ; Junmei Yang ; Xiaohu You ; Shugong Xu
Author_Institution :
Sch. of Inf. Sci. & Eng., Southeast Univ., Nanjing, China
fYear :
2015
fDate :
24-27 May 2015
Firstpage :
3032
Lastpage :
3035
Abstract :
In this paper, we first reveal the similarity of polar encoder and fast Fourier transform (FFT) processor. Based on this, both feed-forward and feed-back pipelined implementations of polar encoder are proposed. It is pointed out that the feedback part of SC polar decoder is nothing but a simplified version of polar encoder and therefore can be pipelined implemented also. Moreover, a general approach which uniformly constructs most pipelined polar encoders via folding transformation is proposed. Implementation results have shown that both proposed pipelined polar encoder architectures achieve more than 98.3% complexity reduction and more than 9.86% speed-up compared to the conventional implementation.
Keywords :
decoding; fast Fourier transforms; FFT processor; SC polar decoder; fast Fourier transform; feed-back part; folding transformation; pipelined polar encoder architectures; Computer architecture; Decoding; Delays; Discrete Fourier transforms; Hardware; Logic gates; Switches; Polar code; encoder; folding transformation; pipelined processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2015 IEEE International Symposium on
Conference_Location :
Lisbon
Type :
conf
DOI :
10.1109/ISCAS.2015.7169326
Filename :
7169326
Link To Document :
بازگشت