DocumentCode :
332696
Title :
Signature hiding techniques for FPGA intellectual property protection
Author :
Lach, J. ; Mangione-Smith, W.H. ; Potkonjak, M.
Author_Institution :
Dept. of Electr. Eng., California Univ., Los Angeles, CA, USA
fYear :
1998
fDate :
8-12 Nov. 1998
Firstpage :
186
Lastpage :
189
Abstract :
This work presents the first known attempt to leverage the unique characteristics of FPGAs to protect commercial investments in intellectual property. A watermark is applied to the physical layout of a digital circuit when it is mapped into an FPGA. This watermark uniquely identifies the circuit origin and yet is difficult to detect. While this approach imposes additional constraints, experiments involving a number of large complex designs indicate that the performance impact is small.
Keywords :
field programmable gate arrays; industrial property; logic CAD; logic testing; FPGA intellectual property protection; circuit origin; commercial investments; digital circuit; large complex designs; performance impact; signature hiding techniques; watermark; Circuits; Field programmable gate arrays; Intellectual property; Investments; Logic arrays; Permission; Protection; Reverse engineering; Table lookup; Watermarking;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1998. ICCAD 98. Digest of Technical Papers. 1998 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
Print_ISBN :
1-58113-008-2
Type :
conf
DOI :
10.1109/ICCAD.1998.144264
Filename :
742870
Link To Document :
بازگشت