DocumentCode :
332749
Title :
Fanout optimization under a submicron transistor-level delay model
Author :
Cocchini, P. ; Pedram, N. ; Piccinini, G. ; Zamboni, M.
Author_Institution :
Politecnico di Torino, Italy
fYear :
1998
fDate :
8-12 Nov. 1998
Firstpage :
551
Lastpage :
556
Abstract :
We present a new fanout optimization algorithm which is particularly suitable for digital circuits designed with submicron CMOS technologies. Restricting the class of fanout trees to the so-called bipolar LT-trees, the topology of the optimal fanout tree is found by means of a dynamic programming algorithm. The buffer selection is in turn performed by using a continuous buffer sizing technique based on a very accurate delay model especially developed for submicron CMOS processes. The fanout trees can distribute a signal with arbitrary polarity from the root of the tree to a set of sinks with arbitrary required time, required minimum signal slope, polarity and capacitive load. These trees can be constructed to maximize the required time at the root or to minimize the total buffer area under a required time constraint at the root. The performance of the algorithm shows several improvements with respect to conventional fanout optimization methods. More precisely, the area and delay improvements are 28% and 7%, respectively, when the algorithm is applied to entire circuits.
Keywords :
CMOS logic circuits; dynamic programming; logic CAD; minimisation; transistor circuits; trees (mathematics); arbitrary required time; bipolar LT-trees; buffer area; buffer selection; capacitive load; continuous buffer sizing technique; delay improvements; delay model; digital circuit design; dynamic programming algorithm; fanout optimization algorithm; fanout trees; minimum signal slope; optimal fanout tree; submicron CMOS processes; submicron CMOS technologies; submicron transistor-level delay model; time constraint; Algorithm design and analysis; CMOS digital integrated circuits; CMOS technology; Circuit topology; Delay; Design optimization; Digital circuits; Dynamic programming; Heuristic algorithms; Semiconductor device modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1998. ICCAD 98. Digest of Technical Papers. 1998 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
Print_ISBN :
1-58113-008-2
Type :
conf
DOI :
10.1109/ICCAD.1998.144322
Filename :
743052
Link To Document :
بازگشت