Title :
Root raised cosine filter for a WCDMA receiver using distributed arithmetic for power optimization and enhanced speed
Author :
Harish, P.S. ; Karthik, S.
Abstract :
A digital decimation and channel selection filter for a WCDMA receiver is presented. A rectangular pulse root raised cosine filter was used as the required channel selection filter. The filter was designed to process the output from a modulator, suppressing the out-of-band quantization noise, interfering channels and operating as a matched filter. Polyphase half-band structures, with distributed arithmetic based look up table structures, were used to minimize the power consumption and increase speed at the cost of area. The proposed filter was implemented in Verilog HDL using a Spartan FPGA chip.
Keywords :
channel bank filters; circuit optimisation; code division multiple access; digital filters; distributed arithmetic; field programmable gate arrays; low-power electronics; matched filters; radio receivers; table lookup; FPGA; Verilog HDL; WCDMA receiver; channel selection filter; digital decimation filter; distributed arithmetic; look up table structures; low power consumption; matched filter; out-of-band quantization noise; out-of-band quantization noise suppression; polyphase half-band structures; power optimization; rectangular pulse root raised cosine filter; speed enhancement; Arithmetic; Costs; Digital filters; Energy consumption; Field programmable gate arrays; Hardware design languages; Matched filters; Multiaccess communication; Process design; Quantization;
Conference_Titel :
Intelligent Signal Processing and Communication Systems, 2004. ISPACS 2004. Proceedings of 2004 International Symposium on
Print_ISBN :
0-7803-8639-6
DOI :
10.1109/ISPACS.2004.1439108