DocumentCode :
3328537
Title :
Large Scale On-Chip Networks : An Accurate Multi-FPGA Emulation Platform
Author :
Kouadri-Mostefaoui ; Abdellah-Medjadji ; Senouci, Benaoumeur ; Petrot, Frederic
Author_Institution :
Syst.-Level Synthesis Group 46, TIMA Labs., Grenoble
fYear :
2008
fDate :
3-5 Sept. 2008
Firstpage :
3
Lastpage :
9
Abstract :
Interconnect validation is an important early step toward global SoC (system-on-chip) validation. Fast performances evaluation and design space exploration for NoCs (networks-on-chip) are therefore becoming critical issues. A significant speed up of the global validation process for NoC-centric SoCs could be achieved by prototyping such systems on reconfigurable devices (FPGA). However, as SoC complexity increases with the technology scaling, existing general purpose prototyping platforms are far from being suited for large systems. In this paper we present a study for a scalable multi-FPGA platform, designed for NoCs emulation and debugging. This platform allows the integration of complete systems as well as a near cycle-accurate performance estimation.
Keywords :
field programmable gate arrays; network-on-chip; SoC; interconnect validation; large scale onchip networks; multiFPGA emulation platform; near cycle-accurate performance estimation; networks-on-chip; reconfigurable devices; system-on-chip; Debugging; Emulation; Field programmable gate arrays; Large-scale systems; Network-on-a-chip; Performance evaluation; Prototypes; Space exploration; Space technology; System-on-a-chip; Emulation; FPGA; Networks-on-chip; NoC; Prototyping; SoC;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design Architectures, Methods and Tools, 2008. DSD '08. 11th EUROMICRO Conference on
Conference_Location :
Parma
Print_ISBN :
978-0-7695-3277-6
Type :
conf
DOI :
10.1109/DSD.2008.130
Filename :
4669212
Link To Document :
بازگشت