DocumentCode :
3328564
Title :
Network Interface Sharing Techniques for Area Optimized NoC Architectures
Author :
Ferrante, Alberto ; Medardoni, Simone ; Bertozzi, Davide
Author_Institution :
Eng. Dept., Univ. of Ferrara, Ferrara
fYear :
2008
fDate :
3-5 Sept. 2008
Firstpage :
10
Lastpage :
17
Abstract :
Although preliminary analysis frameworks point out the performance speed-ups achievable by on-chip networks with respect to state-of-the-art interconnects, the area concern remains one of the most daunting challenges to make this interconnect technology mainstream. A common approach to relieve the problem consists of sharing most of network interface resources among a number of processor cores. However, buffering resources need to be replicated and control logic reaches a complexity that limits maximum achievable frequency. This paper proposes full sharing of network interface resources, including buffers, thus trading performance for area. While area improvements are significant, a number of physical and system-level effects might mitigate performance degradation, making our technique a promising solution for area efficient network-on-chip realizations across a range of operating conditions.
Keywords :
buffer circuits; network interfaces; system-on-chip; area optimized NoC architectures; buffering resources; interconnect technology; network interface resources; network interface sharing techniques; on-chip networks; Delay; Frequency; Joining processes; Logic; Merging; Network interfaces; Network-on-a-chip; Performance analysis; System-on-a-chip; Telecommunication traffic; Network-on-Chip; network interface; traffic merging; traffic splitting;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design Architectures, Methods and Tools, 2008. DSD '08. 11th EUROMICRO Conference on
Conference_Location :
Parma
Print_ISBN :
978-0-7695-3277-6
Type :
conf
DOI :
10.1109/DSD.2008.111
Filename :
4669213
Link To Document :
بازگشت