Title :
Logic BIST for large industrial designs: real issues and case studies
Author :
Hetherington, Graham ; Fryars, Tony ; Tamarapalli, Nagesh ; Kassab, Mark ; Hassan, Abu ; Rajski, Janusz
Author_Institution :
Texas Instrum. Ltd., Northampton, UK
Abstract :
This paper discusses practical issues involved in applying logic built-in self-test (BIST) to four large industrial designs. These multi-clock designs, ranging in size from 200 K to 800 K gates, pose significant challenges to logic BIST methodology, flow, and tools. The paper presents the process of generating a BIST-compliant core along with the logic BIST controller for at-speed testing. Comparative data on fault grades and area overhead between automatic test pattern generation (ATPG) and logic BIST are reported. The experimental results demonstrate that with automation of the proposed solutions, logic BIST can achieve test quality approaching that of ATPG with minimal area overhead and few changes to the design flow
Keywords :
automatic test pattern generation; boundary scan testing; built-in self test; design for testability; fault simulation; integrated circuit testing; logic testing; BIST controller; BIST-compliant core; STUMPS technique; area overhead; at-speed testing; automatic test pattern generation; boundary scan TAP controller; design flow; embedded memories; fault coverage; fault grades; large industrial designs; logic BIST; multi-clock designs; pseudorandom patterns; scan-based BIST; test quality; Automatic test pattern generation; Built-in self-test; Circuit testing; Computer aided software engineering; Costs; Design methodology; Logic design; Logic devices; Logic testing; Manufacturing;
Conference_Titel :
Test Conference, 1999. Proceedings. International
Conference_Location :
Atlantic City, NJ
Print_ISBN :
0-7803-5753-1
DOI :
10.1109/TEST.1999.805650