DocumentCode :
3329462
Title :
Implementation of Self-Timed Circuits onto FPGAs Using Commercial Tools
Author :
Tranchero, Maurizio ; Reyneri, Leonardo M.
Author_Institution :
Corso Duca degli Abruzzi, Turin
fYear :
2008
fDate :
3-5 Sept. 2008
Firstpage :
373
Lastpage :
380
Abstract :
Asynchronous design has become more and more popularin last years. Many tools and design methodologies have been developed for this kind of circuits. Unfortunately only few of them are focused on their implementation onto FPGAs. Nowadays FPGAs are widespread in many applications and they have enough complexity to allow prototyping also complex designs. For this reason this paper is focused on the implementation of asynchronous-specific blocks on programmable devices using conventional tools and flows. It offers solutions for implementing Muller C elements and delay chains onto FPGAs avoiding unwanted behavior given by the synthesis and the fitting phases. This paper also introduces the solution adopted in our co-design environment to automatically generate delay chains used to single-rail implementation of asynchronous circuits. This is a part of our project which aims at developing a complete framework for producing asynchronous circuits from Simulink models.
Keywords :
asynchronous circuits; field programmable gate arrays; FPGA; asynchronous circuits; asynchronous-specific blocks; commercial tools; programmable devices; self-timed circuits; Asynchronous circuits; Circuit synthesis; Clocks; Delay; Design methodology; Embedded system; Energy consumption; Field programmable gate arrays; Hardware; Time to market; FPGAs; High-Level Design; Self-timed circuits; Simulink;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design Architectures, Methods and Tools, 2008. DSD '08. 11th EUROMICRO Conference on
Conference_Location :
Parma
Print_ISBN :
978-0-7695-3277-6
Type :
conf
DOI :
10.1109/DSD.2008.73
Filename :
4669259
Link To Document :
بازگشت