DocumentCode :
3330409
Title :
Generating RTL Synthesizable Code from Behavioral Testbenches for Hardware-Accelerated Verification
Author :
Kakoee, Mohammad Reza ; Riazati, Mohammad ; Mohammadi, Siamak
fYear :
2008
fDate :
3-5 Sept. 2008
Firstpage :
714
Lastpage :
720
Abstract :
Hardware Accelerated Simulation is widely used in validation of complicated hardware designs. The process of designing a circuit consists of writing the HDL code, and writing and applying the testbenches to the design. Unfortunately, testbenches are often not synthesizable and cannot be used in hardware accelerated simulation. In this paper we propose a method to convert an existing non-synthesizable testbench to a synthesizable one, and apply it to some case studies to show its effectiveness in the hardware accelerated simulation.
Keywords :
Circuit simulation; Circuit testing; Design engineering; Design methodology; Emulation; Hardware design languages; Life estimation; Software performance; System testing; Writing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design Architectures, Methods and Tools, 2008. DSD '08. 11th EUROMICRO Conference on
Conference_Location :
Parma
Print_ISBN :
978-0-7695-3277-6
Type :
conf
DOI :
10.1109/DSD.2008.128
Filename :
4669307
Link To Document :
بازگشت