DocumentCode :
3330459
Title :
Test features of a core-based co-processor array for video applications
Author :
van Beers, Jos ; van Herten, Harry
Author_Institution :
Philips Res. Lab., Eindhoven, Netherlands
fYear :
1999
fDate :
1999
Firstpage :
638
Lastpage :
647
Abstract :
This paper describes the Design for Testability and test synthesis of a modular video-processing chip named Co-Processor Array (CPA). A core-based test method has been implemented to enable efficient test pattern generation and verification. The main challenges of this work are the test clock strategy, test control, Design for Testability for the various blocks and busses, and test protocol expansion and simulation at chip-level. The core-based test strategy proved to be well suited for integrated circuits with a modular structure like the CPA. Reduction of time-to-market for redesigns and new versions is achieved with this method by reusing cores including Design for Testability and test pattern generation
Keywords :
automatic test pattern generation; circuit CAD; coprocessors; design for testability; integrated circuit design; integrated circuit testing; logic arrays; logic testing; video signal processing; PLL; TV application; bus test; busses; core-based coprocessor array; design for testability; modular structure; modular video-processing chip; redesign; test clock; test control; test pattern generation; test protocol; test synthesis; time-to-market; verification; video applications; Circuit testing; Clocks; Coprocessors; Design for testability; Integrated circuit testing; Phase locked loops; Protocols; System testing; TV; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1999. Proceedings. International
Conference_Location :
Atlantic City, NJ
ISSN :
1089-3539
Print_ISBN :
0-7803-5753-1
Type :
conf
DOI :
10.1109/TEST.1999.805788
Filename :
805788
Link To Document :
بازگشت