Title :
On the Use of Diminished-1 Adders for Weighted Modulo 2n + 1 Arithmetic Components
Author :
Vergos, H.T. ; Bakalis, D.
Author_Institution :
Comput. Eng. & Inf. Dept., Univ. of Patras, Patras
Abstract :
The contribution of this paper is twofold. We firstly show that an augmented diminished-1 adder can be used for the modulo 2n +1 addition of two n-bit operands in the weighted representation, if it is driven by operands whose sum has been decreased by 1. This scheme outperforms solutions that are based on the use of binary adders and/or weighted modulo 2n + 1 adders in both area and delay terms. We then apply this scheme in the design of residue generators (RGs) and multi-operand modulo adders (MOMAs). The resulting arithmetic components remove at least a whole parallel adder out of the critical path of the currently most efficient proposals. Experimental results indicate savings of more than 30% in execution time and of approximately 19% in implementation area when the proposed architectures are used.
Keywords :
adders; arithmetic; augmented diminished-1 adder; binary adders; multi-operand modulo adders; residue generators; weighted modulo 2n + 1 arithmetic component; Adders; Computer architecture; Delay; Design engineering; Design methodology; Digital arithmetic; Digital systems; Informatics; Physics; Proposals;
Conference_Titel :
Digital System Design Architectures, Methods and Tools, 2008. DSD '08. 11th EUROMICRO Conference on
Conference_Location :
Parma
Print_ISBN :
978-0-7695-3277-6
DOI :
10.1109/DSD.2008.22