DocumentCode :
3330802
Title :
Novel reversible division hardware
Author :
Nayeem, Noor Muhammed ; Hossain, Md Adnan ; Haque, Md Mutasimul ; Jamal, Lafifa ; Babu, Hafiz M Hasan
Author_Institution :
Dept. of Comput. Sci. & Eng., Univ. of Dhaka, Dhaka, Bangladesh
fYear :
2009
fDate :
2-5 Aug. 2009
Firstpage :
1134
Lastpage :
1138
Abstract :
This paper presents a novel design of sequential division circuit using reversible logic, which is a promising research area nowadays. The proposed hardware has its application in the design of reversible arithmetic logic unit. In order to show the efficiency, lower bounds of the proposed design are shown in terms of number of gates required, garbage outputs produced and quantum cost needed. As far as it is known, this is the first attempt to apply reversible logic to implement division hardware. As the works in the field of reversible logic has only started to bloom, the contribution of this paper will engender a new thread of research in the field of reversible division circuit.
Keywords :
digital arithmetic; dividing circuits; logic design; logic gates; sequential circuits; logic gate; reversible arithmetic logic unit design; reversible division hardware; sequential division circuit; Application software; Automata; CMOS logic circuits; Costs; DH-HEMTs; Hardware; Logic circuits; Logic design; Quantum computing; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2009. MWSCAS '09. 52nd IEEE International Midwest Symposium on
Conference_Location :
Cancun
ISSN :
1548-3746
Print_ISBN :
978-1-4244-4479-3
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2009.5235968
Filename :
5235968
Link To Document :
بازگشت