DocumentCode :
3331051
Title :
Silicon debug: scan chains alone are not enough
Author :
Van Rootselaar, Gert Jan ; Vermeulen, Bart
Author_Institution :
Philips Res. Lab., Eindhoven, Netherlands
fYear :
1999
fDate :
1999
Firstpage :
892
Lastpage :
902
Abstract :
For today´s multi-million transistor designs, existing design verification techniques cannot guarantee that first silicon is designed error free. Therefore, techniques are necessary to efficiently debug first-silicon. In this article, we present a methodology for debugging multiple clock domain systems-on-a-chip. In addition to scan chains, a set of design-for-debug modules is designed into an IC to make it debuggable. Debugger tool software interacts with the on-chip DfD to make the debug features available from a workstation
Keywords :
computer debugging; design for testability; embedded systems; integrated circuit testing; microprocessor chips; software tools; VLSI test; debuggable IC; debugger tool software; debugging methodology; design verification; design-for-debug modules; embedded RAM; first-silicon; flip flops; hardware modifications; microprocessor chip; multiple clock domain systems-on-a-chip; scan chains; silicon debug; Automatic control; Automatic generation control; Clocks; Flip-flops; Integrated circuit modeling; Needles; Pins; Silicon; Software debugging; Software tools;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1999. Proceedings. International
Conference_Location :
Atlantic City, NJ
ISSN :
1089-3539
Print_ISBN :
0-7803-5753-1
Type :
conf
DOI :
10.1109/TEST.1999.805821
Filename :
805821
Link To Document :
بازگشت