DocumentCode :
3331960
Title :
Power aware combination of transposed-form and direct-form FIR polyphase decimators for Sigma-Delta ADCs
Author :
Shahein, Ahmed ; Becker, Markus ; Lotze, Niklas ; Manoli, Yiannos
Author_Institution :
Dept. of Microsyst. Eng., IMTEK Univ. of Freiburg, Freiburg, Germany
fYear :
2009
fDate :
2-5 Aug. 2009
Firstpage :
607
Lastpage :
610
Abstract :
This paper introduces a novel selection criterion to choose between transposed and direct form filters for power efficient FIR polyphase decimators. Less than 5% tolerance between calculated power consumption using the proposed criterion and simulated results is observed. A combined architecture of transposed and direct form filters for power efficient FIR polyphase decimators is proposed. A decimator for a 3rd order low-pass Sigma-Delta modulator with an oversampling ratio of 24 is used as a case study. Different topologies using both transposed and direct form structures have been implemented for power consumption investigation. The designs were synthesized in 0.13 mum CMOS technology.
Keywords :
CMOS digital integrated circuits; FIR filters; low-pass filters; sigma-delta modulation; 3rd order low-pass sigma-delta modulator; CMOS technology; direct-form filter; power aware combination; power consumption; sigma-delta ADC; size 0.13 mum; transposed-form FIR polyphase decimator; Analytical models; CMOS technology; Delay; Delta-sigma modulation; Digital filters; Energy consumption; Finite impulse response filter; Low pass filters; Power filters; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2009. MWSCAS '09. 52nd IEEE International Midwest Symposium on
Conference_Location :
Cancun
ISSN :
1548-3746
Print_ISBN :
978-1-4244-4479-3
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2009.5236021
Filename :
5236021
Link To Document :
بازگشت