DocumentCode :
3332548
Title :
A modular high speed data acquisition system for PHENIX TEC/TRD front end electronics
Author :
Leite, Marco A L
Author_Institution :
Inst. de Fis., Univ. de Sao Paulo, Sao Paulo, Brazil
fYear :
2009
fDate :
Oct. 24 2009-Nov. 1 2009
Firstpage :
618
Lastpage :
621
Abstract :
The TEC/TRD detector front end electronics is responsible for reading out more than 21 thousand channels from the PHENIX central arm. To optimize the response of the electronics for the detector signals, several operating parameters in the front end readout chain can be altered. Although it´s possible to perform this task in the experiment data acquisition and control itself, this is better accomplished using a mock-up of the system in a controlled environment, which can also be used to simplify the maintenance of the hardware. The TEC/TRD front end electronics communicates with the data acquisition back end using 1 Gbit/s optical links. For a test setup, a dedicated hardware is needed to read out and process the information coming out from each link. For this purpose, a compact data acquisition system capable of reading a small number of channels was design using commodity hardware and communication protocols. The ¿glue logic¿ blocks in the system are implemented inside FPGAs, while most of the processing and interfacing tasks are done by dedicated devices. The design supports either a 16 bit microcontroller (Microchip DSPIC33) or a high performance 32 bit device (ARM9 core), which provides the necessary support for the implementation of high level communication protocols and some data processing capability. A 10/100 Ethernet interface allows the microcontroller to implement an HTTP server on board, providing a simple user interface to the system, while a High Speed USB interface is used to transfer the data to a computer. As each front end readout board is highly configurable, a slow control and monitoring support hardware was built using the CANBUS protocol. Several stages of data buffering and storage memory are available, which makes possible to perform some simple operations on the data, combining the flexibility of the microcontroller with a direct ¿in hardware¿ data processing implementation in the FPGAs.
Keywords :
data acquisition; field programmable gate arrays; fission reactor instrumentation; high energy physics instrumentation computing; ionisation chambers; local area networks; microcontrollers; optical links; readout electronics; transition radiation detectors; ARM9 core; CANBUS protocol; Ethernet interface; FPGA; HTTP server; PHENIX TEC-TRD front end electronics; TEC-TRD detector; commodity hardware; data acquisition back end electronics; data processing capability; field programmable gate arrays; front end readout chain; glue logic blocks; high level communication protocols; high speed USB interface; high speed data acquisition system; in hardware data processing implementation; microchip DSPIC33; microcontroller; modular data acquisition system; operating parameters; optical links; time expansion chamber-transition radiation detector; universal serial bus; Control systems; Data acquisition; Data processing; Detectors; Field programmable gate arrays; Hardware; Microcontrollers; Optical fiber communication; Protocols; Signal detection;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nuclear Science Symposium Conference Record (NSS/MIC), 2009 IEEE
Conference_Location :
Orlando, FL
ISSN :
1095-7863
Print_ISBN :
978-1-4244-3961-4
Electronic_ISBN :
1095-7863
Type :
conf
DOI :
10.1109/NSSMIC.2009.5401996
Filename :
5401996
Link To Document :
بازگشت