Title :
Optimization of oversampling Data Recovery
Author :
Kolka, Zdenek ; Kubicek, Michal ; Biolek, Dalibor ; Biolkova, Viera
Author_Institution :
Fac. of Electr. Eng. & Commun., Brno Univ. of Technol., Brno, Czech Republic
Abstract :
The paper deals with the design and optimization of blind oversampling clock and data recovery (CDR) based on FPGA prototyping. The main advantage of the oversampling CDR is the fully digital architecture, which enables the FPGA-based testing and its subsequent integration into any ASIC technology. The oversampling CDR is a promising block for free space optical (FSO) applications because of its extremely short reacquisition time, which is the key feature for efficient communication over the frequently fading channel. An efficient statistical simulation model for the CDR optimization is presented. Our effort in optimization was focused mainly on the simplification of the decision algorithm while maintaining acceptable jitter tolerance. The suggested method was verified on the Xilinx FPGA platform.
Keywords :
application specific integrated circuits; fading channels; field programmable gate arrays; optical links; sampling methods; synchronisation; ASIC technology; CDR optimization; FPGA prototyping; FPGA-based testing; Xilinx FPGA platform; blind oversampling clock and data recovery; decision algorithm; digital architecture; free space optical; frequently fading channel; jitter tolerance; oversampling data recovery optimization; statistical simulation model; Application specific integrated circuits; Clocks; Design optimization; Fading; Field programmable gate arrays; Jitter; Prototypes; Space technology; Testing; Ultraviolet sources;
Conference_Titel :
Circuits and Systems, 2009. MWSCAS '09. 52nd IEEE International Midwest Symposium on
Conference_Location :
Cancun
Print_ISBN :
978-1-4244-4479-3
Electronic_ISBN :
1548-3746
DOI :
10.1109/MWSCAS.2009.5236055