Title :
Interlocked test generation and digital hardware synthesis
Author_Institution :
Dept. of Electr. & Comput. Eng., Arizona Univ., Tucson, AZ, USA
Abstract :
Digital hardware synthesis implies the use of clock mode register transfer level descriptions. A major feature of this approach to synthesis is the possibility of integrating test generation into the design and synthesis process. Preliminary synthesis makes it possible to link test search at the function level to fault enumeration at the network level. A recently developed backward state justification search has eliminated the final bottleneck in automatic test generation
Keywords :
VLSI; integrated logic circuits; logic CAD; logic testing; automatic test generation; backward state justification search; clock mode; digital hardware synthesis; register transfer level descriptions; Circuit synthesis; Circuit testing; Clocks; Control system synthesis; Digital systems; Hardware design languages; Logic design; System testing; Very large scale integration; Workstations;
Conference_Titel :
VLSI, 1991. Proceedings., First Great Lakes Symposium on
Conference_Location :
Kalamazoo, MI
Print_ISBN :
0-8186-2170-2
DOI :
10.1109/GLSV.1991.143932