DocumentCode :
3333467
Title :
Comparative analysis of sensing schemes for multilevel non-volatile memories
Author :
Calligaro, Cristiano ; Manstretta, Alessandro ; Pierin, Andrea ; Torelli, Guido
Author_Institution :
Dept. of Electron., Pavia Univ., Italy
fYear :
1997
fDate :
8-10 Oct 1997
Firstpage :
266
Lastpage :
273
Abstract :
Reading multilevel non-volatile memories is a very demanding task. Three sensing techniques (the parallel scheme, the binary-serial scheme and the mixed parallel-serial scheme) are considered here. Their operation principles are described and a comparative evaluation in terms of both access time and circuit complexity is carried out. The parallel approach is the most suitable for 4-level-cell memories (2 bit per cell). The mixed approach seems to be the most attractive for a large number of programmable levels (at least 16 levels per cell). In this case, the sensing area overhead is limited to less than 1% of the memory array while access time penalty is less than 50%
Keywords :
cellular arrays; integrated memory circuits; memory architecture; access time; access time penalty; binary-serial scheme; circuit complexity; mixed parallel-serial scheme; multilevel nonvolatile memories; parallel scheme; programmable levels; sensing area overhead; sensing schemes; sensing techniques; Complexity theory; Costs; Current supplies; Degradation; Energy consumption; Fabrication; Nonvolatile memory; Silicon; Technological innovation; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Innovative Systems in Silicon, 1997. Proceedings., Second Annual IEEE International Conference on
Conference_Location :
Austin, TX
ISSN :
1094-7116
Print_ISBN :
0-7803-4276-3
Type :
conf
DOI :
10.1109/ICISS.1997.630269
Filename :
630269
Link To Document :
بازگشت