DocumentCode :
3333709
Title :
Post-CTS clock skew scheduling with limited delay buffering
Author :
Lu, Jianchao ; Taskin, Baris
Author_Institution :
Dept. of Electr. & Comput. Eng., Drexel Univ., Philadelphia, PA, USA
fYear :
2009
fDate :
2-5 Aug. 2009
Firstpage :
224
Lastpage :
227
Abstract :
Proposed post-clock-tree-synthesis (CTS) optimization method is delay buffering at the leaves of the clock tree to implement a limited version of clock skew scheduling. The method suggests the limitation of delay buffering on each clock tree branch as well as a global monitoring of total amount of delay buffering to improve the circuit performance. The delay buffering for non-zero clock skew operation is performed only after the clock sinks in order to preserve the structure and the optimizations implemented with any clock tree synthesis methodology. Experimental results demonstrate the superiority of the proposed post-CTS methodology over previous methods and demonstrate an important trend of clock period improvement over varying upper bounds of delay buffering. It is shown that the majority of the clock period improvement achievable through clock skew scheduling is obtained through very limited buffering (ap43% average improvement through 10% of max buffering).
Keywords :
application specific integrated circuits; clocks; delays; optimisation; scheduling; clock period; clock skew scheduling; clock tree branch; delay buffering; nonzero clock skew operation; post-clock-tree-synthesis optimization method; Application specific integrated circuits; Circuit optimization; Circuit synthesis; Clocks; Delay; Monitoring; Optimization methods; Processor scheduling; Timing; Upper bound;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2009. MWSCAS '09. 52nd IEEE International Midwest Symposium on
Conference_Location :
Cancun
ISSN :
1548-3746
Print_ISBN :
978-1-4244-4479-3
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2009.5236113
Filename :
5236113
Link To Document :
بازگشت