DocumentCode :
3334214
Title :
Fast radix 2K dividers for FPGAs
Author :
Sutter, Gustavo ; Deschamps, Jean Pierre
Author_Institution :
Univ. Autonoma de Madrid, Madrid
fYear :
2009
fDate :
1-3 April 2009
Firstpage :
115
Lastpage :
122
Abstract :
In this paper we present radix r = 2k divider for fixed-point operands. The divider divides in a radix r = 2k, producing k bits at each iteration. The proposed digit recurrence algorithm has two different architectures, a first one for general hardware implementation, and the second one is optimized for configurable logic (FPGAs). Results show a speedup greater to three times respect to a classical non-restoring division implemented in Xilinx Devices. Additionally a throughput-latency-area comparison of pipelined and sequential dividers implementation is disclosed.
Keywords :
digital arithmetic; field programmable gate arrays; FPGA; digit recurrence algorithm; field programmable gate array; hardware implementation; radix 2K divider; Convergence; Costs; Data processing; Field programmable gate arrays; Hardware; Logic devices; Modems;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Programmable Logic, 2009. SPL. 5th Southern Conference on
Conference_Location :
Sao Carlos
Print_ISBN :
978-1-4244-3847-1
Type :
conf
DOI :
10.1109/SPL.2009.4914892
Filename :
4914892
Link To Document :
بازگشت