Title :
Mitigating and tolerating SEU effects in switch modules of SRAM-based FPGAs
Author :
Rohani, Alireza ; Zarandi, Hamid R.
Author_Institution :
Dept. of Comput. Eng. & Inf. Technol., Amirkabir Univ. of Technol., Tehran
Abstract :
This paper proposes three methods to mitigate and tolerate SEU-caused errors on the configuration bits of SRAM-based field programmable gate arrays. The proposed methods are based on error detection and correction codes which are able to detect or correct SEU-caused errors in Switch Modules. The effects of proposed methods on the various parameters such as area, delay and power consumption for ten ITC´99 benchmark circuits have been evaluated with synopsisreg CAD tool and compared with previous work. The experimental results show that the proposed methods can detect or correct 100% single errors in Switch Modules by imposing area overhead between 2% and 60%, delay overhead between 25% and 100% and power consumption overhead between 1% and 25%.
Keywords :
SRAM chips; error correction codes; error detection codes; field programmable gate arrays; SEU effect mitigation; SEU effect tolerance; SRAM-based FPGA; error correction code; error detection code; field programmable gate array; single event upset; switch module; Circuits; Computer errors; Energy consumption; Error correction; Field programmable gate arrays; Logic programming; Random access memory; Reconfigurable logic; Single event upset; Switches;
Conference_Titel :
Programmable Logic, 2009. SPL. 5th Southern Conference on
Conference_Location :
Sao Carlos
Print_ISBN :
978-1-4244-3847-1
DOI :
10.1109/SPL.2009.4914902