DocumentCode :
3334460
Title :
Flexible communication support for dynamically reconfigurable FPGAS
Author :
Devaux, Ludovic ; Chillet, Daniel ; Pillement, Sebastien ; Demigny, Didier
Author_Institution :
IRISA, Univ. of Rennes I, Lannion
fYear :
2009
fDate :
1-3 April 2009
Firstpage :
65
Lastpage :
70
Abstract :
Dynamic reconfiguration of FPGAs allows the dynamic management of various tasks that describe an application. This new feature permits, for optimization purpose, to place tasks on line in an available region of the FPGA. Dynamic reconfiguration of tasks leads to some communication problems since tasks are not present in the matrix during all computation time. This dynamicity needs to be supported by the interconnection network. In this paper, we propose the implementation of a flexible interconnection network supporting such dynamicity. The proposed architecture is fully compliant with the present state-of-art dynamically reconfigurable circuits such as Xilinx Virtex family of FPGA.
Keywords :
field programmable gate arrays; optimisation; flexible communication support; interconnection network; optimization; reconfigurable FPGA; reconfigurable circuits; Clocks; Computer architecture; Digital signal processing; Fabrics; Field programmable gate arrays; Hardware; Integrated circuit interconnections; Multiprocessor interconnection networks; Runtime; Signal processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Programmable Logic, 2009. SPL. 5th Southern Conference on
Conference_Location :
Sao Carlos
Print_ISBN :
978-1-4244-3847-1
Type :
conf
DOI :
10.1109/SPL.2009.4914905
Filename :
4914905
Link To Document :
بازگشت