DocumentCode :
3334578
Title :
On Area/Depth Trade-off in LUT-Based FPGA Technology Mapping
Author :
Cong, Jason ; Ding, Yuzheng
Author_Institution :
Department of Computer Science, University of California, Los Angeles, CA
fYear :
1993
fDate :
14-18 June 1993
Firstpage :
213
Lastpage :
218
Abstract :
In this paper we study the area and depth trade-off in LUT based FPGA technology mapping. Starting from a depth-optimal mapping solution, we perform a number of depth relaxation operations to obtain a new network with bounded increase in depth and advantageous to subsequent re-mapping for area minimization. We then re-map the resulting network to obtain an area-minimized mapping solution. By gradually increasing the depth bound, for each design we are able to produce a set of mapping solutions with smooth area and depth trade-off. For the area minimization step, we have developed an optimal algorithm for computing an area-minimum mapping solution without node duplication. Experimental results show that our solution sets outperform the solutions produced by many existing mapping algorithms in terms of both area and depth minimization.
Keywords :
Algorithm design and analysis; Application specific integrated circuits; Computer science; Design optimization; Field programmable gate arrays; Minimization methods; Programmable logic arrays; Table lookup; Tellurium; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1993. 30th Conference on
ISSN :
0738-100X
Print_ISBN :
0-89791-577-1
Type :
conf
DOI :
10.1109/DAC.1993.203948
Filename :
1600221
Link To Document :
بازگشت