Title : 
Novel 0.44 /spl mu/m/sup 2/ Ti-salicide STI cell technology for high-density NOR flash memories and high performance embedded application
         
        
            Author : 
Watanabe, Hiromi ; Yamada, S. ; Tanimoto, M. ; Matsui, M. ; Kitamura, S. ; Amemiya, K. ; Tanzawa, T. ; Sakagami, E. ; Kurata, M. ; Isobe, K. ; Takebuchi, M. ; Kanda, M. ; Mori, S. ; Watanabe, Toshio
         
        
            Author_Institution : 
Microelectron. Eng. Lab., Toshiba Corp., Yokohama, Japan
         
        
        
        
        
        
            Abstract : 
This paper describes the key technology to realize high density flash memory, which has quarter-micron Shallow Trench Isolation (STI), Ti-silicided polycrystalline silicon (poly-Si) gate and source/drain, and tungsten (W) local inter-connect sourceline. Extremely small cell size of 0.44 /spl mu/m/sup 2/ has been obtained with 0.25 /spl mu/m design rule. This cell size is about 30% that of conventional NOR flash cell. To minimize the cell size, the cell gate is patterned with length of 0.25 /spl mu/m, which can be achieved by using channel erasing scheme. STI and 0.15 /spl mu/m floating gate separation can realize a 0.55 /spl mu/m bitline pitch. W sourceline can reduce sourceline resistance and the number of metal sourcelines in the array. In addition, poly-Si gate and active source/drain areas are Ti-silicided at both cells and peripheral transistors, which results in high-speed operation of memory array and peripheral circuits. This high-density NOR cell technology will be essential to realize a low cost and high-performance flash memory and flash embedded logic devices.
         
        
            Keywords : 
cellular arrays; embedded systems; flash memories; high-speed integrated circuits; integrated circuit design; integrated circuit metallisation; isolation technology; titanium compounds; 0.25 micron; 0.55 micron; STI cell technology; TiSi; W; active source/drain areas; cell gate; cell size; channel erasing scheme; design rule; embedded application; floating gate separation; high-density NOR flash memories; high-speed operation; local inter-connect sourceline; metal sourcelines; peripheral transistors; shallow trench isolation; Circuits; Costs; Flash memory; Isolation technology; Laboratories; Large scale integration; Logic devices; Microelectronics; Nonvolatile memory; Silicon compounds;
         
        
        
        
            Conference_Titel : 
Electron Devices Meeting, 1998. IEDM '98. Technical Digest., International
         
        
            Conference_Location : 
San Francisco, CA, USA
         
        
        
            Print_ISBN : 
0-7803-4774-9
         
        
        
            DOI : 
10.1109/IEDM.1998.746517