DocumentCode :
3336857
Title :
Photonic NoC for DMA Communications in Chip Multiprocessors
Author :
Shacham, Assaf ; Lee, Benjamin G. ; Biberman, Aleksandr ; Bergman, Keren ; Carloni, Luca P.
Author_Institution :
Columbia Univ., New York
fYear :
2007
fDate :
22-24 Aug. 2007
Firstpage :
29
Lastpage :
38
Abstract :
As multicore architectures prevail in modern high- performance processor chip design, the communications bottleneck has begun to penetrate on-chip interconnects. With vastly growing numbers of cores and on-chip computation, a high-bandwidth, low-latency, and, perhaps most importantly, low-power communication infrastructure is critically required for next generation chip multiprocessors. Recent remarkable advances in silicon photonics and the integration of photonic elements with standard CMOS processes suggest the use of photonic networks-on-chip. In this paper we review the previously proposed architecture of a hybrid electronic/photonic NoC. We improve the former internally blocking switches by designing a non-blocking photonic switch, and we estimate the optical loss budget and area requirements of a practical NoC implementation based on the new switches. Additionally, we tackle one of the key performance challenges: the latency associated with setting-up photonic paths. Simulations show that the technique suggested can substantially reduce the latency and increase the effective bandwidth. Finally, we consider the DMA communication model in the context of the photonic network and evaluate the optimal DMA block size.
Keywords :
CMOS integrated circuits; data communication; integrated circuit design; integrated circuit interconnections; integrated circuit modelling; multiprocessor interconnection networks; network-on-chip; optical interconnections; optical losses; optical switches; CMOS processes; DMA communication model; blocking switches; chip multiprocessors; hybrid electronic-photonic NoC; latency reduction; low-power communication infrastructure; multicore architectures; nonblocking photonic switch; on-chip interconnections; optical loss estimation; photonic NoC; photonic networks-on-chip; processor chip design; CMOS process; Chip scale packaging; Computer architecture; Delay; Multicore processing; Network-on-a-chip; Optical design; Optical losses; Optical switches; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High-Performance Interconnects, 2007. HOTI 2007. 15th Annual IEEE Symposium on
Conference_Location :
Stanford, CA
ISSN :
1550-4794
Print_ISBN :
978-0-7695-2979-0
Type :
conf
DOI :
10.1109/HOTI.2007.9
Filename :
4296805
Link To Document :
بازگشت