Title :
Global interconnect design for high speed ULSI and system-on-package
Author :
Zheng, Li-Rong ; Li, Bingxin ; Tenhunen, Hannu
Author_Institution :
Dept. of Electron., R. Inst. of Technol., Stockholm, Sweden
Abstract :
In this paper, interconnects are treated as important design objects for high performance ASICs in deep submicron technology. Their electrical performance and optimal layout schemes are studied with regards to the interconnect delay and signal integrity issues. The maximum usable interconnect length for signal integrity is defined and referred to as the design guidelines. The study emphasizes high speed ULSI on-chip global bus and off-chip interconnects for system-on-package-an attractive system integration route before system-on-chip. The models and design guidelines developed from this paper is useful for a rule-based interconnect model as well as for building a parameterized dynamic interconnect library in advanced ASIC designs
Keywords :
ULSI; application specific integrated circuits; delays; high-speed integrated circuits; integrated circuit design; integrated circuit interconnections; integrated circuit packaging; SOC; deep submicron technology; design guidelines; electrical performance; global interconnect design; high performance ASICs; high speed ULSI; interconnect delay; maximum usable interconnect length; offchip interconnects; onchip global bus; optimal layout schemes; rule-based interconnect model; signal integrity; system-on-chip; system-on-package; Application specific integrated circuits; Delay; Electronics packaging; Guidelines; Integrated circuit interconnections; Performance analysis; Signal design; System-on-a-chip; Ultra large scale integration; Wire;
Conference_Titel :
ASIC/SOC Conference, 1999. Proceedings. Twelfth Annual IEEE International
Conference_Location :
Washington, DC
Print_ISBN :
0-7803-5632-2
DOI :
10.1109/ASIC.1999.806514