DocumentCode :
3339939
Title :
Fast Control and Timing distribution based on FPGA-embedded serial Transceivers
Author :
Aloisio, Alberto ; Giordano, Raffaele ; Izzo, Vincenzo
Author_Institution :
INFN Sezione di Napoli, Univ. degli Studi di Napoli "Federico II", Naples, Italy
fYear :
2009
fDate :
Oct. 24 2009-Nov. 1 2009
Firstpage :
1147
Lastpage :
1151
Abstract :
The Fast Control and Timing distribution System (FCTS) of a High Energy Physics experiment must distribute the clock with minimum jitter and it must transfer data with a fixed latency. In fact, transferred data include trigger signals (accept/reject and qualifiers) and fast control commands, whose timing must be preserved. Latest Field Programmable Gate Arrays (FPGAs) offer embedded high-speed Serializers-Deserializers (SerDes), which can be exploited to implement serial links for FCTS applications. In this work, we present jitter measurements on a link for FCTS fully based on FPGA-embedded SerDes. Data and clock are recovered with a fixed latency even after a power cycle or a loss of lock. We implemented our architecture with a Xilinx GTP Transceiver embedded in Virtex 5 FPGAs. We performed tests at 2.5 Gb/s and we distributed a clock running at 62.5 MHz. Our link has been tested with the 8b10b encoding, a wide-spread standard, and the scrambling method adopted by the GigaBit Transceiver project under development at CERN. We present our test results in terms of jitter performance on the recovered clock both in the time and in the frequency domain (i.e. phase noise spectrum measurements). We also present and discuss the benefit of an external jitter cleaner to reduce the phase noise on the recovered clock.
Keywords :
data communication equipment; field programmable gate arrays; nuclear electronics; synchronisation; timing circuits; timing jitter; transceivers; trigger circuits; 8b10b encoding; FCTS; FPGA embedded serial transceivers; GigaBit Transceiver project; Virtex 5 FPGA; Xilinx GTP transceiver; bit rate 2.5 Gbit/s; clock distribution; clock recovery; data recovery; data transfer latency; embedded high speed SerDes; external jitter cleaner; fast control and timing distribution system; fast control commands; field programmable gate arrays; frequency 62.5 MHz; high energy physics experiment; jitter measurements; phase noise reduction; serial links; serializers-deserializers; trigger signals; Clocks; Control systems; Delay; Encoding; Field programmable gate arrays; Performance evaluation; Phase noise; Testing; Timing jitter; Transceivers; FPGAs; Serial links; fixed latency;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nuclear Science Symposium Conference Record (NSS/MIC), 2009 IEEE
Conference_Location :
Orlando, FL
ISSN :
1095-7863
Print_ISBN :
978-1-4244-3961-4
Electronic_ISBN :
1095-7863
Type :
conf
DOI :
10.1109/NSSMIC.2009.5402411
Filename :
5402411
Link To Document :
بازگشت