DocumentCode :
3343057
Title :
Built-in self-test (BIST) design of high-speed carry-free dividers
Author :
Wey, Chin-Long
Author_Institution :
Dept. of Electr. Eng., Michigan State Univ., East Lansing, MI, USA
Volume :
3
fYear :
1995
fDate :
30 Apr-3 May 1995
Firstpage :
1916
Abstract :
This paper presents a built-in self-test (BIST) design of a high-speed C-testable divider. The divider can be fully tested using 72 test patterns irrespective of the circuit size (C-testability). Its test patterns, expected outputs, and control signals can be represented by sets of labels using a graph labeling technique. Due to the simplicity of the repetitive label sets, test patterns can be easily generated inside chips and responses to test patterns need not to be stored. Thus, use of expensive test equipment is not necessary. Results show that, for the BIST design of a 64-bit C-testable divider, its hardware overhead is less than 5%
Keywords :
built-in self test; design for testability; digital arithmetic; dividing circuits; integrated circuit design; integrated circuit testing; integrated logic circuits; logic design; logic testing; BIST design; C-testable divider; built-in self-test; graph labeling technique; high-speed carry-free dividers; Automatic testing; Built-in self-test; Circuit testing; Controllability; Logic arrays; Observability; Signal design; Signal generators; Test equipment; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1995. ISCAS '95., 1995 IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
0-7803-2570-2
Type :
conf
DOI :
10.1109/ISCAS.1995.523793
Filename :
523793
Link To Document :
بازگشت