DocumentCode :
3343582
Title :
Data-path testability analysis based on BDDs
Author :
Buonanno, Giacomo ; Ferrandi, Fabrizio ; Sciuto, Donatella
Author_Institution :
Dipartimento di Elettronica e Inf., Politecnico di Milano, Italy
Volume :
3
fYear :
1995
fDate :
30 Apr-3 May 1995
Firstpage :
2012
Abstract :
Optimal application of Design for Testability techniques extends on an efficient testability analysis. Circuit complexity does not allow traditional testability analysis approach to perform efficiently. Therefore an higher abstraction level must be considered. This paper presents a methodology for controllability and observability verification at a functional level, starting from a VHDL description of the system architecture. Since efficiency is a primary goal for industrial application of such technique, a representation based on Binary Decision Diagrams has been introduced and its effectiveness is presented on telecom applications
Keywords :
Boolean functions; controllability; design for testability; logic testing; observability; BDDs; DFT; VHDL description; binary decision diagrams; controllability verification; data-path testability analysis; design for testability techniques; functional level; observability verification; Boolean functions; Circuit testing; Complexity theory; Controllability; Data analysis; Data structures; Design for testability; Observability; Performance analysis; Performance evaluation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1995. ISCAS '95., 1995 IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
0-7803-2570-2
Type :
conf
DOI :
10.1109/ISCAS.1995.523817
Filename :
523817
Link To Document :
بازگشت