Title :
Quasi-Output-Buffered Switches
Author :
Cheng-Shang Chang ; Jay Cheng ; Duan-Shin Lee ; Chi-Feung Wu
Author_Institution :
Inst. of Commun. Eng., Nat. Tsing Hua Univ., Hsinchu
Abstract :
Output-buffered switches are known to have better performance than other switch architectures. However, output- buffered switches also suffer from the notorious scalability problem, and direct constructions of large output-buffered switches are difficult. In this paper, we study the problem of constructing scalable switches that have comparable performance to output- buffered switches. For this, we propose a new concept, called quasi-output-buffered switch. Like an output-buffered switch, a quasi-output-buffered switch is a deterministic switch that delivers packets in the FIFO order and achieves 100% throughput. Using the three-stage Clos network, we show that one can recursively construct a larger quasi-output-buffered switch with a set of smaller quasi-output-buffered switches. By recursively expanding the three-stage Clos network, we obtain a quasi-output-buffered switch with only 2 x 2 switches. Such a switch is called a packet- pair switch as it always transmits packets in pairs. By computer simulations, we show that packet-pair switches have better delay performance than most load-balanced switches with comparable construction complexity.
Keywords :
digital simulation; multiprocessor interconnection networks; packet switching; computer simulation; construction complexity; load-balanced switch; notorious scalability problem; packet-pair switch; quasi-output-buffered switch; three-stage Clos network; Calculus; Communication switching; Communications Society; Computer simulation; Delay; Packet switching; Scalability; Switches; Throughput; Traffic control;
Conference_Titel :
INFOCOM 2008. The 27th Conference on Computer Communications. IEEE
Conference_Location :
Phoenix, AZ
Print_ISBN :
978-1-4244-2025-4
DOI :
10.1109/INFOCOM.2008.70