DocumentCode
334540
Title
The restriction on delta-I noise along the power/ground layer in the highspeed digital printed circuit board
Author
Ren, Kening ; Wu, Chang-Yu ; Zhang, Lin-Chang
Author_Institution
EMC Res. Sect., Northern Jiaotong Univ., Beijing, China
Volume
1
fYear
1998
fDate
24-28 Aug 1998
Firstpage
511
Abstract
In the high-speed digital printed circuit board (PCB), there exists a layer capacitance (generally from 0.02 nF to 200 nF) between the closely spaced power and ground layers, which has some restriction on delta-I noise. According to the MPIE (mixed potential integral equation), a model is developed to analyze and characterize quantitatively the restriction on delta-I noise by the power/ground structure in PCB in high frequencies (from 100 MHz to 3 GHz). In comparison with the measured data from a testboard, the method produces relatively precise results. The restriction on delta-I noise is complicated by the high frequency and several strategies are provided to reduce the noise
Keywords
capacitance; digital circuits; electromagnetic compatibility; electromagnetic interference; integral equations; printed circuits; 0.02 to 200 nF; 100 MHz to 3 GHz; EMC; EMI; delta-I noise restriction; high frequency; high-speed digital printed circuit board; layer capacitance; mixed potential integral equation; noise reduction strategies; power/ground layer; power/ground structure; Capacitance; Circuit noise; Digital printing; Frequency; Joining processes; Low-frequency noise; Printed circuits; Resonance; Surface waves; Testing;
fLanguage
English
Publisher
ieee
Conference_Titel
Electromagnetic Compatibility, 1998. 1998 IEEE International Symposium on
Conference_Location
Denver, CO
Print_ISBN
0-7803-5015-4
Type
conf
DOI
10.1109/ISEMC.1998.750146
Filename
750146
Link To Document